Job Overview:
NSING is seeking a highly motivated and skilled IC Design Engineer with expertise in Backend Place and Route (P&R) to join our team.
The successful candidate will be responsible for physical design implementation, including SoC top level floorplanning, placement, clock tree synthesis, routing, timing closure, and signoff for complex SoCs, ASICs, or custom ICs. You will collaborate closely with RTL designers, DFT engineers, and other cross-functional teams to ensure high-performance, power-efficient, and manufacturable designs.
Key Responsibilities:
Place and Route Execution:
Perform SoC complex top level floor-planning, power plan design, placement of IP blocks and pads & Analog blocks, implement efficient clock tree synthesis (CTS), and routing for complex IC designs.
Optimization:
Optimize designs for power, performance, and area (PPA).
Collaboration and Signoff:
Work closely with RTL design, synthesis, DFT, and packaging teams to ensure smooth handoffs and integration.
EDA Tools and Scripting:
Use industry-standard tools such as Cadence Innovus, Synopsys ICC2, Mentor Calibre, and others.
Documentation and Reporting:
Generate reports and documentation on P&R progress, challenges, and metrics.
Qualifications:
Education:
Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field.
Experience:
Min of 5 years of experience in IC physical design, including hands-on SoC level P&R in advanced nodes (at least 40 nm and below )
Technical Skills:
Proficiency in EDA tools like Cadence Innovus, Synopsys ICC2, or similar.
Soft Skills:
Strong analytical, problem-solving, and debugging skills.
Preferred Qualifications: